## CS341 - Virtual Memory Assignment

Ans: Assume the page size is of 2 bits

Given, size of visitual memory is 2

$$\Rightarrow$$
 no of pages in virtual memory is  $\frac{16}{2^{\times}} = \frac{46-2}{2^{\times}}$ 

Since, To occupies exactly one page

No of entonies in 
$$T_1 = \frac{\text{Size of } T_1}{\text{Size of 1 entry}} = \frac{2^{2}}{4} = 2^{2(-2)}$$

=) No. of second level page tables = no. of entries in  $T_1 = 2^{\chi-2}$ 

.. Total size of second level page tables (T2)

= No. of page tables x size of each table.

$$2^{2} \times 2^{2} = 2^{2}$$

Total entries in second level page tables (T2)

Again, No. of third level page tables = no-of entries in T2

$$= 2^{2x-4} \times \frac{2^{x}}{4} = 2^{3x-6}$$

He also know,

$$=$$
  $2^{3\chi-6} = 2^{46-\chi}$ 

$$=$$
  $2^{4x} = 2^{52}$ 

$$= 2^{\chi} = 2^{\frac{52}{4}} = 2^{13}$$

.. Page size is of 13 bits => Page size is 213 bytes

Ans 2:

Given,

memory access time = 20ns

page fault service time = 10ms

miss ratio = 1 => hit ratio = (1-1 106)

effective memory access time (EAT)

= (hit ratio) (memory access time)

+ (miss ratio)\* (page fault service time)

=  $(1-\frac{1}{10^6}) \times 20 + (\frac{1}{10^6}) \times 10 \times 10^6$ 

=  $20 - (2 \times 10^{-5}) + 10 \text{ ns} = 30 - (2 \times 10^{-5}) \text{ ns}$ 

2 30ns

:. Effective memory access time is 30 ns approximately,

To be precise it is 29.99998 ns

Ans 3: Given, physical address has 36-bit virtual address has 32-bit page frame size is 4KB page table entry size is 4 bytes

Address translation involves three-level page table,

bits 30-31 - index into level I page table (2 bits)

I

0-11 -> offset within the page. (12 bits)

Now, max no of page frames = Size of physical address space Page Size

$$= 2^{36} = 2^{24}$$

$$4 \times 2^{10} = 2^{24}$$

.. 24-bits are original to index the page numbers in 300 level page table.

Now, to access second level page table entry, 9 bits are used.

- : Size of second level page table = 29 × 4 bytes

  total no of entry

  entrues
- =) Size of second level page table is 2" bytes

Hence, in a  $2^{36}$  physical address space, we can have  $\frac{2^{36}}{2^{11}}$  second level page tables (=  $2^{25}$ )

:. 25-bits are required to index the second level page tables

Similarly, first level page table entry requires 9 bits to access.

- :. Size of first level page table = 29 x 4 bytes = 211 bytes
  - There will be 225 first level page tables in a 286 physical seddress, space. Hence, we need 25-bits for indexing
- : The answer is 25,25,24 bits to address next level page tables level page table in first, second & third level page tables respectively

Ans 4

Given,

capacity = 3 page frames

initially, none of the pages are available in the memory

Reference String = 1, 2, 1, 3, 7, 4, 5, 6, 3, 1

Optimal suplacement policy is used.

Optimal replacement policy: Replace the page which is not used in the largest dimension of time in future.

|   |    | * | 1   | 2   | 1 - | 3   | 7          | 4   | 5        | 6 | 3   | 1       |       |
|---|----|---|-----|-----|-----|-----|------------|-----|----------|---|-----|---------|-------|
|   | FI | X | 1   | 1   | ١   | 1   | ١          | ١   | 1.       | ١ | ١   | l       |       |
| 1 | F2 | X | X   | 2   | 2   | 2   | 7          | 4   | 5        | 6 | 6   | 6       |       |
|   | F3 | × | X   | ×   | X   | (3) | 3          | 3   | 3        | 3 | 3   | 3       |       |
|   | R  | 0 | 1   | 2   | 3   | 4   | 5          | 6   | 7        | 8 | 9   | 10      |       |
| 1 |    |   | (A) | (4) |     | æ   | <b>(4)</b> | (P) | <b>P</b> |   | ~>( | 17 page | fault |

no of references

ne pages available in memory for the next reference, 2 will be replaced. because it is not used

called in future

reat, 7 will be suplaced because it is not exed in future

Sor neat reference, 5 is suppliced because it is not used in future.

of for next reference, 4 is replaced because it is not used in future

## Therefore, there will be 7 page faults

Given,

TLB accele time = 10ms

Memory access time = 80 ms

TLB hit ratio = 0.6 => TLB miss ratio = 1-0.6

=

memory access time ? (EMAT)

= (TLB hit ratio) x (TLB access time + memory access time)

+ (TLB miss ratio)X (TLB access time + page table access time + memory access time)

= 0.6 x (10+80) + 0.4 x (10+80+80) ms

[I assume page table lookup takes only one memory accers]

=> page table access time = 80 ms

0.6 × 90 + 0.4 × 170 ms

54+68 = 122 ms

Teffective memory access time is 122 milliseconds